## Data Sheet

## FEATURES

## Throughput: 2 MSPS maximum

INL: $\pm 1.0$ LSB ( $\pm 3.8 \mathrm{ppm}$ ) maximum
Guaranteed 18-bit no missing codes
Low power
9.5 mW at 2 MSPS (VDD only)
$80 \mu \mathrm{~W}$ at $10 \mathrm{kSPS}, 16 \mathrm{~mW}$ at 2 MSPS (total)
SNR: 100.5 dB typical at $1 \mathbf{k H z}, 99 \mathbf{d B}$ typical at $100 \mathbf{~ k H z}$
THD: -123 dB typical at $1 \mathbf{k H z}, \mathbf{- 1 0 0} \mathbf{d B}$ typical at $100 \mathbf{k H z}$
Ease of use features reduce system power and complexity Input overvoltage clamp circuit
Reduced nonlinear input charge kickback
High-Z mode
Long acquisition phase
Input span compression
Fast conversion time allows low SPI clock rates
SPI-programmable modes, read/write capability, status word
Differential analog input range: $\pm \mathrm{V}_{\text {REF }}$
0 V to $V_{\text {ref }}$ with $V_{\text {ref }}$ between 2.4 V to 5.1 V
Single 1.8 V supply operation with 1.71 V to 5.5 V logic interface
SAR architecture: no latency/pipeline delay
Guaranteed operation: $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Serial interface SPI-/QSPI-/MICROWIRE-/DSP-compatible
Ability to daisy-chain multiple ADCs and busy indicator
 MSOP

## APPLICATIONS

Automatic test equipment
Machine automation
Medical equipment
Battery-powered equipment
Precision data acquisition systems

## GENERAL DESCRIPTION

The AD4003 is a low noise, low power, high speed, 18-bit, 2 MSPS precision successive approximation register (SAR) analog-todigital converter (ADC). It incorporates ease of use features that lower the signal chain power, reduce signal chain complexity, and enable higher channel density. The high-Z mode, coupled with a long acquisition phase, eliminates the need for a dedicated high power, high speed ADC driver, thus broadening the range of low power precision amplifiers that can drive this ADC directly, while still achieving optimum performance. The input span compression feature enables the ADC driver amplifier and the ADC to operate off common supply rails without the need for a negative supply while preserving the full ADC code range. The low serial peripheral interface (SPI) clock rate requirement reduces the digital input/output power consumption, broadens processor options, and simplifies the task of sending data across digital isolation.

Operating from a 1.8 V supply, the AD 4003 has $\mathrm{a} \pm \mathrm{V}_{\text {REF }}$ fully differential input range with $V_{\text {Ref }}$ ranging from 2.4 V to 5.1 V . The AD4003 consumes only 16 mW at 2 MSPS with a minimum of 75 MHz SCK rate in turbo mode and achieves $\pm 1.0$ LSB ( $\pm 3.8 \mathrm{ppm}$ ) INL maximum, guaranteed no missing codes at 18 bits with 100.5 dB typical SNR. The reference voltage is applied externally and can be set independently of the supply voltage.
The SPI-compatible versatile serial interface features seven different modes including the ability, using the SDI input, to daisy-chain several ADCs on a single 3-wire bus and provides an optional busy indicator. The AD4003 is compatible with $1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3 \mathrm{~V}$, and 5 V logic, using the separate VIO supply.

The AD4003 is available in a 10 -lead MSOP or a 10 -lead LFCSP with operation specified from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. The device is pin compatible with the 16 -bit, 2 MSPS AD4000.


## COMPARABLE PARTS

View a parametric search of comparable parts.

## EVALUATION KITS

- Evaluation Board for AD4000 Series 16/18-bit Precision SAR ADCs


## DOCUMENTATION

## Data Sheet

- AD4003: 18-Bit, 2 MSPS Precision SAR Differential ADC Data Sheet


## User Guides

- UG-1042: Evaluation Board for the AD4000 Series 16-/18Bit Precision SAR ADCs


## SOFTWARE AND SYSTEMS REQUIREMENTS

- AD4000 Series FPGA Device Driver

TOOLS AND SIMULATIONS

- AD4000 Series IBIS Models


## REFERENCE DESIGNS

- CN0385

DESIGN RESOURCES

- AD4003 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints


## DISCUSSIONS

View all AD4003 EngineerZone Discussions.

## SAMPLE AND BUY $\square$

Visit the product page to see pricing options.

## TECHNICAL SUPPORT

Submit a technical question or find your regional support number.

## DOCUMENT FEEDBACK

Submit feedback for this data sheet.

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
General Description ..... 1
Functional Block Diagram .....  1
Revision History ..... 2
Specifications ..... 3
Timing Specifications ..... 5
Absolute Maximum Ratings ..... 7
ESD Caution .....  7
Pin Configurations and Function Descriptions ..... 8
Terminology ..... 9
Typical Performance Characteristics ..... 10
Theory of Operation ..... 14
Circuit Information ..... 14
Converter Operation ..... 14
Transfer Functions. ..... 15
Applications Information ..... 16
Typical Connection Diagram ..... 16
Analog Inputs ..... 17
Driver Amplifier Choice ..... 19
Ease of Drive Features ..... 19
Voltage Reference Input ..... 21
Power Supply ..... 21
Digital Interface ..... 21
Register Read/Write Functionality ..... 22
Status Word ..... 24
CS Mode, 3-Wire Turbo Mode ..... 25
$\overline{\mathrm{CS}}$ Mode, 3-Wire Without Busy Indicator ..... 26
$\overline{\mathrm{CS}}$ Mode, 3-Wire with Busy Indicator ..... 27
$\overline{\mathrm{CS}}$ Mode, 4-Wire Turbo Mode. ..... 28
$\overline{\mathrm{CS}}$ Mode, 4-Wire Without Busy Indicator ..... 29
$\overline{\mathrm{CS}}$ Mode, 4-Wire with Busy Indicator ..... 30
Daisy-Chain Mode ..... 31
Layout Guidelines ..... 32
Evaluating the AD4003 Performance ..... 32
Outline Dimensions ..... 33
Ordering Guide ..... 33

## REVISION HISTORY

## 10/2016-Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{VDD}=1.71 \mathrm{~V}$ to $1.89 \mathrm{~V} ; \mathrm{VIO}=1.71 \mathrm{~V}$ to $5.5 \mathrm{~V} ; \mathrm{V}_{\text {REF }}=5 \mathrm{~V}$; all specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, high-Z mode disabled, span compression disabled, and turbo mode enabled ( $\mathrm{f}_{\mathrm{s}}=2$ MSPS), unless otherwise noted.

Table 1.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESOLUTION |  | 18 |  |  | Bits |
| ANALOG INPUT <br> Voltage Range <br> Operating Input Voltage <br> Common-Mode Input Range Common-Mode Rejection Ratio (CMRR) Analog Input Current | $\mathrm{V}_{\mathrm{IN}+}$ - $\mathrm{V}_{\mathrm{IN}-}$ <br> Span compression enabled <br> $\mathrm{V}_{\mathrm{IN}^{2}}, \mathrm{~V}_{\mathrm{IN}-}$ to GND <br> Span compression enabled $\mathrm{f}_{\mathrm{iN}}=500 \mathrm{kHz}$ <br> Acquisition phase, $\mathrm{T}=25^{\circ} \mathrm{C}$ <br> High-Z mode enabled, converting dc input at 2 MSPS | $\begin{aligned} & -V_{\text {REF }} \\ & -V_{\text {REF }} \times 0.8 \\ & -0.1 \\ & 0.1 \times V_{\text {REF }} \\ & V_{\text {REF }} / 2-0.125 \end{aligned}$ | $\begin{aligned} & V_{\text {REF } / 2} \\ & 68 \\ & 0.3 \\ & 1 \end{aligned}$ | $\begin{aligned} & +V_{\text {REF }} \\ & +V_{\text {REF }} \times 0.8 \\ & V_{\text {REF }}+0.1 \\ & 0.9 \times V_{\text {REF }} \\ & V_{\text {REF }} / 2+0.125 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~dB} \\ & \mathrm{nA} \\ & \mu \mathrm{~A} \end{aligned}$ |
| THROUGHPUT <br> Complete Cycle <br> Conversion Time Acquisition Phase ${ }^{1}$ Throughput Rate ${ }^{2}$ Transient Response ${ }^{3}$ |  | $\begin{aligned} & 500 \\ & 290 \\ & 0 \end{aligned}$ | $\begin{aligned} & 290 \\ & 250 \end{aligned}$ | $320$ | ns <br> ns <br> ns MSPS ns |
| DC ACCURACY <br> No Missing Codes Integral Linearity Error <br> Differential Linearity Error Transition Noise Zero Error Zero Error Drift ${ }^{4}$ Gain Error Gain Error Drift ${ }^{4}$ Power Supply Sensitivity 1/f Noise ${ }^{5}$ | $\begin{aligned} & \mathrm{VDD}=1.8 \mathrm{~V} \pm 5 \% \\ & \text { Bandwidth }=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \end{aligned}$ | $\begin{aligned} & 18 \\ & -1.0 \\ & -3.8 \\ & -0.75 \\ & -7 \\ & -0.21 \\ & -26 \\ & -1.23 \end{aligned}$ | $\begin{aligned} & \pm 0.4 \\ & \pm 1.52 \\ & \pm 0.3 \\ & 0.8 \\ & \\ & \\ & \pm 3 \\ & \\ & 1.5 \\ & 6 \end{aligned}$ | $\begin{aligned} & +1.0 \\ & +3.8 \\ & +0.75 \\ & +7 \\ & +0.21 \\ & +26 \\ & +1.23 \end{aligned}$ | Bits <br> LSB <br> ppm <br> LSB <br> LSB <br> LSB <br> ppm $/{ }^{\circ} \mathrm{C}$ <br> LSB <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> LSB <br> $\mu \mathrm{V}$ p-p |
| AC ACCURACY <br> Dynamic Range <br> Total RMS Noise <br> $\mathrm{fin}_{\mathrm{I}}=1 \mathrm{kHz},-0.5 \mathrm{dBFS}, \mathrm{V}_{\text {REF }}=5 \mathrm{~V}$ <br> Signal-to-Noise Ratio (SNR) <br> Spurious-Free Dynamic Range (SFDR) <br> Total Harmonic Distortion (THD) <br> Signal-to-Noise-and-Distortion Ratio (SINAD) <br> Oversampled Dynamic Range ```fiN = 1 kHz, -0.5 dBFS, VREF = 2.5 V SNR SFDR THD SINAD``` | $\begin{aligned} & \text { Oversampling ratio }(O S R)=256, \\ & V_{\text {REF }}=5 \mathrm{~V} \end{aligned}$ | 99 98.5 <br> 93.5 <br> 93 | $\begin{aligned} & 101 \\ & 31.5 \\ & \\ & 100.5 \\ & 122 \\ & -123 \\ & 100 \\ & 122 \\ & \\ & 94.5 \\ & 122 \\ & -119 \\ & 94 \end{aligned}$ |  | dB $\mu \mathrm{V}$ rms <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB <br> dB |

## AD4003



| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VIO Only | 2 MSPS, high-Z mode disabled |  | 1.0 |  | mW |
| Energy per Conversion |  |  | 8 |  | $\mathrm{n} /$ /sample |
| TEMPERATURE RANGE Specified Performance | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

${ }^{1}$ The acquisition phase is the time available for the input sampling capacitors to acquire a new input with the ADC running at a throughput rate of 2 MSPS.
${ }^{2}$ A throughput rate of 2 MSPS can only be achieved with turbo mode enabled and a minimum SCK rate of 75 MHz . Refer to Table 4 for the maximum achievable throughput for different modes of operation.
${ }^{3}$ Transient response is the time required for the ADC to acquire a full-scale input step to $\pm 1$ LSB accuracy.
${ }^{4}$ The minimum and maximum values are guaranteed by characterization, not production tested.
${ }^{5}$ See the $1 / \mathrm{f}$ noise plot in Figure 18.

## TIMING SPECIFICATIONS

$\mathrm{VDD}=1.71 \mathrm{~V}$ to $1.89 \mathrm{~V} ; \mathrm{VIO}=1.71 \mathrm{~V}$ to $5.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V}$; all specifications $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, high-Z mode disabled, span compression disabled, and turbo mode enabled ( $\mathrm{f}_{\mathrm{S}}=2$ MSPS), unless otherwise noted. ${ }^{1}$

Table 2. Digital Interface Timing

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Conversion Time—CNV Rising Edge to Data Available | tconv |  | 290 | 320 | ns |
| Acquisition Phase ${ }^{2}$ | tace | 290 |  |  | ns |
| Time Between Conversions | tcyc | 500 |  |  | ns |
| CNV Pulse Width ( $\overline{\mathrm{CS}}$ Mode) ${ }^{3}$ | tcNVH | 10 |  |  | ns |
| SCK Period ( $\overline{\mathrm{CS}}$ Mode) ${ }^{4}$ | tsck |  |  |  |  |
| $\mathrm{VIO}>2.7 \mathrm{~V}$ |  | 9.8 |  |  | ns |
| $\mathrm{VIO}>1.7 \mathrm{~V}$ |  | 12.3 |  |  | ns |
| SCK Period (Daisy-Chain Mode) ${ }^{5}$ | $\mathrm{t}_{\text {sck }}$ |  |  |  |  |
| $\mathrm{VIO}>2.7 \mathrm{~V}$ |  | 20 |  |  | ns |
| $\mathrm{VIO}>1.7 \mathrm{~V}$ |  | 25 |  |  | ns |
| SCK Low Time | $\mathrm{t}_{\text {SCKL }}$ | 3 |  |  | ns |
| SCK High Time | $\mathrm{t}_{\text {SCKH }}$ | 3 |  |  | ns |
| SCK Falling Edge to Data Remains Valid Delay | tHSDO | 1.5 |  |  | ns |
| SCK Falling Edge to Data Valid Delay | t DSDO |  |  |  |  |
| $\mathrm{VIO}>2.7 \mathrm{~V}$ |  |  |  | 7.5 | ns |
| $\mathrm{VIO}>1.7 \mathrm{~V}$ |  |  |  | 10.5 | ns |
| CNV or SDI Low to SDO D17 MSB Valid Delay ( $\overline{\mathrm{CS}}$ Mode) | ten |  |  |  |  |
| $\mathrm{VIO}>2.7 \mathrm{~V}$ |  |  |  | 10 | ns |
| $\mathrm{VIO}>1.7 \mathrm{~V}$ |  |  |  | 13 | ns |
| CNV Rising Edge to First SCK Rising Edge Delay | $\mathrm{t}_{\text {QUIET } 1}$ | 190 |  |  | ns |
| Last SCK Falling Edge to CNV Rising Edge Delay ${ }^{6}$ | tquiet2 | 60 |  |  | ns |
| CNV or SDI High or Last SCK Falling Edge to SDO High Impedance ( $\overline{C S}$ Mode) | tDIS |  |  | 20 | ns |
| SDI Valid Setup Time from CNV Rising Edge | tssdicnv | 2 |  |  | ns |
| SDI Valid Hold Time from CNV Rising Edge ( $\overline{C S}$ Mode) | thsdicnv | 2 |  |  | ns |
| SCK Valid Hold Time from CNV Rising Edge (Daisy-Chain Mode) | thsckcnv | 12 |  |  | ns |
| SDI Valid Setup Time from SCK Rising Edge (Daisy-Chain Mode) | tssdisck | 2 |  |  | ns |
| SDI Valid Hold Time from SCK Rising Edge (Daisy-Chain Mode) | $t_{\text {HSDISCK }}$ | 2 |  |  | ns |

[^0]
## AD4003

Table 3. Register Read/Write Timing

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| READ/WRITE OPERATION |  |  |  |  |  |
| CNV Pulse Width ${ }^{1}$ | $\mathrm{t}_{\text {cnve }}$ | 10 |  |  | ns |
| SCK Period | $\mathrm{t}_{\text {cck }}$ |  |  |  |  |
| $\mathrm{VIO}>2.7 \mathrm{~V}$ |  | 9.8 |  |  | ns |
| $\mathrm{VIO}>1.7 \mathrm{~V}$ |  | 12.3 |  |  | ns |
| SCK Low Time | $\mathrm{t}_{\text {cckl }}$ | 3 |  |  | ns |
| SCK High Time | $\mathrm{tsckH}^{\text {cher }}$ | 3 |  |  | ns |
| READ OPERATION |  |  |  |  |  |
| CNV Low to SDO D17 MSB Valid Delay | ten |  |  |  |  |
| $\mathrm{VIO}>2.7 \mathrm{~V}$ |  |  |  | 10 | ns |
| $\mathrm{VIO}>1.7 \mathrm{~V}$ |  |  |  | 13 | ns |
| SCK Falling Edge to Data Remains Valid | thsdo | 1.5 |  |  | ns |
| SCK Falling Edge to Data Valid Delay | tosdo |  |  |  |  |
| $\mathrm{VIO}>2.7 \mathrm{~V}$ |  |  |  | 7.5 | ns |
| $\mathrm{VIO}>1.7 \mathrm{~V}$ |  |  |  | 10.5 | ns |
| CNV Rising Edge to SDO High Impedance | toIs |  |  | 20 | ns |
| WRITE OPERATION |  |  |  |  |  |
| SDI Valid Setup Time from SCK Rising Edge | $\mathrm{t}_{\text {SSDISCK }}$ | 2 |  |  | ns |
| SDI Valid Hold Time from SCK Rising Edge | thsolick | 2 |  |  | ns |
| CNV Rising Edge to SCK Edge Hold Time | thcnvsck | 0 |  |  | ns |
| CNV Falling Edge to SCK Active Edge Setup Time | tscnvsck | 6 |  |  | ns |

${ }^{1}$ For turbo mode, tcnve must match the tQuietı minimum.

${ }^{1}$ FOR VIO $\leq 2.7 \mathrm{~V}, \mathrm{X}=80$, AND $\mathrm{Y}=20$; FOR VIO $>2.7 \mathrm{~V}, \mathrm{X}=70$, AND $\mathrm{Y}=30$. ${ }^{2}$ MINIMUM $V_{\text {IH }}$ AND MAXIMUM $V_{I L}$ USED. SEE DIGITAL INPUTS SPECIFICATIONS IN TABLE 1.

Figure 2. Voltage Levels for Timing
Table 4. Achievable Throughput for Different Modes of Operation

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| THROUGHPUT, $\overline{C S}$ MODE |  |  |  |  |  |
| 3 -Wire and 4-Wire Turbo Mode | $\mathrm{f}_{\mathrm{sck}}=100 \mathrm{MHz}, \mathrm{VIO} \geq 2.7 \mathrm{~V}$ |  |  | 2 | MSPS |
|  | $\mathrm{f}_{5 \mathrm{~K}}=80 \mathrm{MHz}, \mathrm{VIO}<2.7 \mathrm{~V}$ |  |  | 2 | MSPS |
| 3-Wire and 4-Wire Turbo Mode and Six Status Bits | $\mathrm{fsck}=100 \mathrm{MHz}, \mathrm{VIO} \geq 2.7 \mathrm{~V}$ |  |  | 2 | MSPS |
|  | $\mathrm{f}_{\mathrm{sck}}=80 \mathrm{MHz}, \mathrm{VIO}<2.7 \mathrm{~V}$ |  |  | 1.78 | MSPS |
| 3-Wire and 4-Wire Mode | $\mathrm{f}_{\mathrm{sck}}=100 \mathrm{MHz}, \mathrm{VIO} \geq 2.7 \mathrm{~V}$ |  |  | 1.75 | MSPS |
|  | $\mathrm{fsck}=80 \mathrm{MHz}, \mathrm{VIO}<2.7 \mathrm{~V}$ |  |  | 1.62 | MSPS |
| 3-Wire and 4-Wire Mode and Six Status Bits | $\mathrm{fsck}^{\text {c }}$ 100 MHz, $\mathrm{VIO} \geq 2.7 \mathrm{~V}$ |  |  | 1.59 | MSPS |
|  | $\mathrm{fsck}=80 \mathrm{MHz}, \mathrm{VIO}<2.7 \mathrm{~V}$ |  |  | 1.44 | MSPS |

## ABSOLUTE MAXIMUM RATINGS

Table 5.

| Parameter | Rating |
| :--- | :--- |
| Analog Inputs |  |
| IN + , IN- to GND ${ }^{1}$ | -0.3 V to $\mathrm{V}_{\text {REF }}+0.4 \mathrm{~V}$ |
| Supply Voltage | or $\pm 50 \mathrm{~mA}$ |
| REF, VIO to GND | -0.3 V to +6.0 V |
| VDD to GND | -0.3 V to +2.1 V |
| VDD to VIO | -6 V to +2.4 V |
| Digital Inputs to GND | -0.3 V to VIO +0.3 V |
| Digital Outputs to GND | -0.3 V to $\mathrm{VIO}+0.3 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Lead Temperature Soldering | $260^{\circ} \mathrm{C}$ reflow as per |
|  | $\mathrm{JEDEC} \mathrm{J}-$ STD- 020 |
| ESD Ratings |  |
| Human Body Model | 4 kV |
| Machine Model | 200 V |
| Field-Induced Charged Device Model | 1.25 kV |

${ }^{1}$ See the Analog Inputs section for an explanation of $\mathrm{IN}+$ and $\mathrm{IN}-$.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Note that the clamp cannot sustain the overvoltage condition for an indefinite time.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

Table 6. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathbf{J A}}$ | $\boldsymbol{\theta}_{\mathbf{\prime}}$ | Unit |
| :--- | :--- | :--- | :--- |
| $\mathrm{RM}^{\mathbf{1}} \mathbf{1 0}^{1}$ | 147 | 38 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| CP-10-9 | 114 | 33 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ Test Condition 1: thermal impedance simulated values are based upon use of 2S2P JEDEC PCB. See the Ordering Guide.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 3. 10-Lead MSOP Pin Configuration


Figure 4. 10-Lead LFCSP Pin Configuration

Table 7. Pin Function Descriptions

| $\begin{aligned} & \hline \text { Pin } \\ & \text { No. } \\ & \hline \end{aligned}$ | Mnemonic | Type ${ }^{1}$ | Description |
| :---: | :---: | :---: | :---: |
| 1 | REF | AI | Reference Input Voltage. The $\mathrm{V}_{\text {REF }}$ range is 2.4 V to 5.1 V . This pin is referred to the GND pin and must be decoupled closely to the GND pin with a $10 \mu \mathrm{~F} 7 \mathrm{R}$ ceramic capacitor. |
| 2 | VDD | P | 1.8 V Power Supply. The range of VDD is 1.71 V to 1.89 V . Bypass VDD to GND with a $0.1 \mu \mathrm{~F}$ ceramic capacitor. |
| 3 | IN+ | AI | Differential Positive Analog Input. |
| 4 | IN- | AI | Differential Negative Analog Input. |
| 5 | GND | P | Power Supply Ground. |
| 6 | CNV | DI | Convert Input. This input has multiple functions. On its leading edge, it initiates the conversions and selects the interface mode of the device: daisy-chain mode or $\overline{\mathrm{CS}}$ mode. In $\overline{\mathrm{CS}}$ mode, the SDO pin is enabled when CNV is low. In daisy-chain mode, the data is read when CNV is high. |
| 7 | SDO | DO | Serial Data Output. The conversion result is output on this pin. It is synchronized to SCK. |
| 8 | SCK | DI | Serial Data Clock Input. When the device is selected, the conversion result is shifted out by this clock. |
| 9 | SDI | DI | Serial Data Input. This input provides multiple features. It selects the interface mode of the ADC as follows. Chain mode is selected if SDI is low during the CNV rising edge. In this mode, SDI is used as a data input to daisy-chain the conversion results of two or more ADCs onto a single SDO line. The digital data level on SDI is output on SDO with a delay of 18 SCK cycles. $\overline{C S}$ mode is selected if SDI is high during the CNV rising edge. In this mode, either SDI or CNV can enable the serial output signals when low. If SDI or CNV is low when the conversion is complete, the busy indicator feature is enabled. With CNV low, the device can be programmed by clocking in a 16-bit word on SDI on the rising edge of SCK. |
| 10 | VIO | P | Input/Output Interface Digital Power. Nominally at the same supply as the host interface ( $1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3 \mathrm{~V}$, or 5 V). Bypass VIO to GND with a $0.1 \mu \mathrm{~F}$ ceramic capacitor. |
| N/A ${ }^{2}$ | EPAD | P | Exposed Pad (LFCSP Only). Connect the exposed pad to GND. This connection is not required to meet the specified performance. |

[^1]
## TERMINOLOGY

## Integral Nonlinearity Error (INL)

INL refers to the deviation of each individual code from a line drawn from negative full scale through positive full scale. The point used as negative full scale occurs $1 / 2$ LSB before the first code transition. Positive full scale is defined as a level $1 \frac{1}{2}$ LSB beyond the last code transition. The deviation is measured from the middle of each code to the true straight line (see Figure 30).

## Differential Nonlinearity Error (DNL)

In an ideal ADC, code transitions are 1 LSB apart. DNL is the maximum deviation from this ideal value. It is often specified in terms of resolution for which no missing codes are guaranteed.

## Zero Error

Zero error is the difference between the ideal midscale voltage, that is, 0 V , from the actual voltage producing the midscale output code, that is, 0 LSB.

## Gain Error

The first transition (from 100 ... 00 to 100 ... 01) occurs at a level $1 / 2$ LSB above nominal negative full scale $(-4.999981 \mathrm{~V}$ for the $\pm 5 \mathrm{~V}$ range). The last transition (from $011 \ldots 10$ to $011 \ldots$ 11) occurs for an analog voltage $11 / 2$ LSB below the nominal full scale ( +4.999943 V for the $\pm 5 \mathrm{~V}$ range). The gain error is the deviation of the difference between the actual level of the last transition and the actual level of the first transition from the difference between the ideal levels.

## Spurious-Free Dynamic Range (SFDR)

SFDR is the difference, in decibels (dB), between the rms amplitude of the input signal and the peak spurious signal.

## Effective Number of Bits (ENOB)

ENOB is a measurement of the resolution with a sine wave input. It is related to SINAD as follows:

$$
E N O B=\left(S I N A D_{d B}-1.76\right) / 6.02
$$

ENOB is expressed in bits.

## Noise Free Code Resolution

Noise free code resolution is the number of bits beyond which it is impossible to distinctly resolve individual codes. It is calculated as

Noise Free Code Resolution $=\log _{2}\left(2^{N} /\right.$ Peak-to-Peak Noise $)$
Noise free code resolution is expressed in bits.

## Effective Resolution

Effective resolution is calculated as

$$
\text { Effective Resolution }=\log _{2}\left(2^{N} / \text { RMS Input Noise }\right)
$$

Effective resolution is expressed in bits.

## Total Harmonic Distortion (THD)

THD is the ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal and is expressed in decibels.

## Dynamic Range

Dynamic range is the ratio of the rms value of the full scale to the total rms noise measured. The value for dynamic range is expressed in decibels. It is measured with a signal at -60 dBFS so that it includes all noise sources and DNL artifacts.

Signal-to-Noise Ratio (SNR)
SNR is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, excluding harmonics and dc. The value for SNR is expressed in decibels.

## Signal-to-Noise-and-Distortion Ratio (SINAD)

SINAD is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components that are less than the Nyquist frequency, including harmonics but excluding dc. The value of SINAD is expressed in decibels.

## Aperture Delay

Aperture delay is the measure of the acquisition performance and is the time between the rising edge of the CNV input and when the input signal is held for a conversion.

## Transient Response

Transient response is the time required for the ADC to to acquire a full-scale input step to $\pm 1$ LSB accuracy.

## Common-Mode Rejection Ratio (CMRR)

 CMRR is the ratio of the power in the ADC output at the frequency, $f$, to the power of a 200 mV p-p sine wave applied to the common-mode voltage of $\mathrm{IN}+$ and IN - of frequency, f .$$
C M R R(\mathrm{~dB})=10 \log \left(P_{A D C \_I N} / P_{A D C \_O U T}\right)
$$

where:
$P_{A D C_{-I N}}$ is the common-mode power at the frequency, f , applied to the $\mathrm{IN}+$ and IN - inputs.
$P_{A D C \_ \text {out }}$ is the power at the frequency, f , in the ADC output.

## Power Supply Rejection Ratio (PSRR)

PSRR is the ratio of the power in the ADC output at the frequency, $f$, to the power of a 200 mV p-p sine wave applied to the ADC VDD supply of frequency, f .

$$
\operatorname{PSRR}(\mathrm{dB})=10 \log \left(P_{V D D \_I N} / P_{A D C \_ \text {OUT }}\right)
$$

where:
$P_{V D D_{-} I N}$ is the power at the frequency, f , at the VDD pin.
$P_{A D C \_ \text {_out }}$ is the power at the frequency, f , in the ADC output.

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{VDD}=1.8 \mathrm{~V} ; \mathrm{VIO}=3.3 \mathrm{~V} ; \mathrm{V}_{\text {ReF }}=5 \mathrm{~V} ; \mathrm{T}=25^{\circ} \mathrm{C}$, high -Z mode disabled, span compression disabled and turbo mode enabled ( $\mathrm{f}_{\mathrm{S}}=2$ MSPS), unless otherwise noted.


Figure 5. INL vs. Code and Temperature, $V_{\text {REF }}=5 \mathrm{~V}$


Figure 6. INL vs. Code and Temperature, $V_{\text {REF }}=2.5 \mathrm{~V}$


Figure 7. INL vs. Code, High-Z and Span Compression Modes Enabled, $V_{\text {REF }}=5 \mathrm{~V}$


Figure 8. DNL vs. Code and Temperature, $V_{\text {REF }}=5 \mathrm{~V}$


Figure 9. DNL vs. Code and Temperature, $V_{\text {REF }}=2.5 \mathrm{~V}$


Figure 10. Transition Noise vs. Reference Voltage


Figure 11. Histogram of a DC Input at Code Center, $V_{\text {REF }}=2.5 \mathrm{~V}, 5 \mathrm{~V}$


Figure $12.1 \mathrm{kHz},-0.5 \mathrm{dBFS}$ Input Tone FFT, Wide View, $V_{\text {REF }}=5 \mathrm{~V}$


Figure 13. 100 kHz, -0.5 dBFS Input Tone FFT, Wide View


Figure 14. Histogram of a DC Input at Code Transition, $V_{R E F}=2.5 \mathrm{~V}, 5 \mathrm{~V}$


Figure $15.1 \mathrm{kHz},-0.5 \mathrm{dBFS}$ Input Tone FFT, Wide View, $V_{\text {REF }}=2.5 \mathrm{~V}$


Figure 16. 400 kHz, -0.5 dBFS Input Tone FFT, Wide View


Figure 17. SNR, SINAD, and ENOB vs. Reference Voltage


Figure 18. 1/f Noise for 0.1 Hz to 10 Hz Bandwidth, 50 kSPS, 2500 Samples Averaged per Reading


Figure 19. SNR vs. Decimation Rate for Various Input Frequencies


Figure 20. THD and SFDR vs. Reference Voltage


Figure 21. Reference Current vs. Reference Voltage


Figure 22. SINAD vs. tquietz


Figure 23. SNR, SINAD, and ENOB vs. Temperature, $f_{I N}=1 \mathrm{kHz}$


Figure 24. Operating Currents vs. Temperature


Figure 25. Zero Error and Gain Error vs. Temperature (PFS Is Positive Full Scale and NFS Is Negative Full Scale)


Figure 26. THD and SFDR vs. Temperature, $f_{I N}=1 \mathrm{kHz}$


Figure 27. Standby Current vs. Temperature


Figure 28. $t_{D S D O}$ vs. Load Capacitance

## THEORY OF OPERATION



## CIRCUIT INFORMATION

The AD4003 is a high speed, low power, single-supply, precise, 18-bit ADC based on a SAR architecture.

The AD4003 is capable of converting 2,000,000 samples per second ( 2 MSPS) and powers down between conversions. When operating at 10 kSPS , for example, it typically consumes $80 \mu \mathrm{~W}$, making it ideal for battery-powered applications because its power scales linearly with throughput. The AD4003 has a valid first conversion after being powered down for long periods.
The AD4003 provides the user with an on-chip track-and-hold and does not exhibit any pipeline delay or latency, making it ideal for multiplexed applications.

The AD4003 incorporates a multitude of unique ease of use features that result in a lower system power and footprint.
The AD4003 has an internal voltage clamp that protects the device from overvoltage damage on the analog inputs.

The analog input incorporates circuitry that reduces the nonlinear charge kickback seen from a typical switched capacitor SAR input. This reduction in kickback, combined with a longer acquisition phase, means reduced settling requirements on the driving amplifier. This combination allows the use of lower bandwidth and lower power amplifiers as drivers. It has the additional benefit of allowing a larger resistor value in the input RC filter and a corresponding smaller capacitor, which results in a smaller RC load for the amplifier, improving stability and power dissipation.

High-Z mode can be enabled via the SPI interface by programming a register bit (see Table 14). When high- Z mode is enabled, the ADC input has low input charging current at low input signal frequencies as well as improved distortion over a wide frequency range up to 100 kHz . For frequencies above 100 kHz and multiplexing, disable high- Z mode.
For single-supply applications, a span compression feature creates additional headroom and footroom for the driving amplifier to access the full range of the ADC.

The fast conversion time of the AD4003, along with turbo mode, allows low clock rates to read back conversions even when running at the full 2 MSPS throughput rate. Note that a throughput rate of 2 MSPS can be achieved only with turbo mode enabled and a minimum SCK rate of 75 MHz .

The AD4003 can be interfaced to any 1.8 V to 5 V digital logic family. It is available in a 10 -lead MSOP or a tiny 10 -lead LFCSP that allows space savings and flexible configurations.
It is pin for pin compatible with the 14-/16-/18-bit precision SAR ADCs listed in Table 8.

Table 8. MSOP, LFCSP 14-/16-/18-Bit Precision SAR ADCs

| Bits | 100 kSPS | 250 kSPS | 400 kSPS to $\mathbf{5 0 0} \mathbf{~ k S P S}$ | $\geq 1000$ kSPS |
| :---: | :---: | :---: | :---: | :---: |
| $18^{1}$ | AD7989-1 ${ }^{2}$ | AD7691 ${ }^{2}$ | AD7690, ${ }^{2}$ AD7989-5 ${ }^{2}$ | AD4003, AD7982, ${ }^{2}$ AD7984 ${ }^{2}$ |
| $16^{1}$ | AD7684 | AD7687 | AD7688, ${ }^{2}$ AD7693 ${ }^{2}$ | AD7915 ${ }^{2}$ |
| $16^{3}$ | AD7680, <br> AD7683, <br> AD7988-1² | AD7685, ${ }^{2}$ <br> AD7694 | AD7686, ${ }^{2}$ AD7988-5 | AD4000 |
| $14^{3}$ | AD7940 | AD7942 ${ }^{2}$ | AD7946 ${ }^{2}$ | AD7980, ${ }^{2}$ AD7983 ${ }^{2}$ |

${ }^{1}$ True differential.
${ }^{2}$ Pin for pin compatible.
${ }^{3}$ Pseudo differential.

## CONVERTER OPERATION

The AD4003 is a SAR-based ADC using a charge redistribution sampling digital-to-analog converter (DAC). Figure 29 shows the simplified schematic of the ADC. The capacitive DAC consists of two identical arrays of 18 binary weighted capacitors, which are connected to the comparator inputs.
During the acquisition phase, terminals of the array tied to the input of the comparator are connected to GND via SW+ and SW-. All independent switches connect the other terminal of each capacitor to the analog inputs. Therefore, the capacitor arrays are used as sampling capacitors and acquire the analog signal on the IN+ and IN- inputs.

When the acquisition phase is complete and the CNV input goes high, a conversion phase is initiated. When the conversion phase begins, SW+ and SW- are opened first. The two capacitor arrays are then disconnected from the inputs and connected to the GND input. The differential voltage between the IN+ and IN - inputs captured at the end of the acquisition phase is applied to the comparator inputs, causing the comparator to become unbalanced. By switching each element of the capacitor array between GND and $V_{\text {REF }}$, the comparator input varies by binary weighted voltage steps ( $\mathrm{V}_{\text {REF }} / 2, \mathrm{~V}_{\text {REF }} / 4, \ldots, \mathrm{~V}_{\text {REF }} / 262,144$ ). The control logic toggles these switches, starting with the MSB, to bring the comparator back into a balanced condition. After the completion of this process, the control logic generates the ADC output code and a busy signal indicator.
Because the AD4003 has an on-board conversion clock, the serial clock, SCK, is not required for the conversion process.

## TRANSFER FUNCTIONS

The ideal transfer characteristics for the AD4003 are shown in Figure 30 and Table 9.


Figure 30. ADC Ideal Transfer Function (FSR Is Full-Scale Range)

Table 9. Output Codes and Ideal Input Voltages

|  | Analog <br> Input, <br> $\mathbf{V}_{\text {REF }}=5$ | V <br> REF |
| :--- | :--- | :--- | :--- |
| with Span |  |  |
| Compression |  |  |
| Enabled |  |  |, | Digital |
| :--- |
| Output |
| Code (Hex) |,

[^2]
## APPLICATIONS INFORMATION

## TYPICAL APPLICATION DIAGRAMS

Figure 31 shows an example of the recommended connection diagram for the AD4003 when multiple supplies are available. This configuration is used for best performance because the amplifier supplies can be selected to allow the maximum signal range.

Figure 32 shows a recommended connection diagram when using a single-supply system. This setup is preferable when only a limited number of rails are available in the system and power dissipation is of critical importance.
Figure 33 shows a recommended connection diagram when using a fully differential amplifier.


Figure 31. Typical Application Diagram with Multiple Supplies

${ }^{1}$ SEE THE VOLTAGE REFERENCE INPUT SECTION FOR REFERENCE SELECTION. CREF IS USUALLY A 10رF CERAMIC CAPACITOR (X7R). ${ }^{2}$ SPAN COMPRESSION MODE ENABLED.
${ }^{3}$ SEE TABLE 9 FOR RC FILTER AND AMPLIFIER SELECTION.
Figure 32. Typical Application Diagram with a Single Supply


Figure 33. Typical Application Diagram with a Fully Differential Amplifier


Figure 34. Typical Application Diagram for Single-Ended to Differential Conversion with a Fully Differential Amplifier

## ANALOG INPUTS

Figure 35 shows an equivalent circuit of the analog input structure, including the overvoltage clamp of the AD4003.

## Input Overvoltage Clamp Circuit

Most ADC analog inputs, IN+ and IN-, have no overvoltage protection circuitry apart from ESD protection diodes. During an overvoltage event, an ESD protection diode from an analog input (IN+ or IN-) pin to REF forward biases and shorts the input pin to REF, potentially overloading the reference or causing damage to the device. The AD4003 internal overvoltage clamp circuit with a larger external resistor $(\mathrm{Rext}=200 \Omega)$ eliminates the need for external protection diodes and protects the ADC inputs against dc overvoltages.

In applications where the amplifier rails are greater than $V_{\text {REF }}$ and less than ground, it is possible for the output to exceed the input voltage range of the device. In this case, the AD4003 internal voltage clamp circuit ensures that the voltage on the input pin does not exceed $\mathrm{V}_{\text {ReF }}+0.4 \mathrm{~V}$ and prevents damage to the device by clamping the input voltage in a safe operating range and avoiding disturbance of the reference; this is particularly important for systems that share the reference among multiple ADCs.
If the analog input exceeds the reference voltage by 0.4 V , the internal clamp circuit turns on and the current flows through the clamp into ground, preventing the input from rising further and potentially causing damage to the device. The clamp turns on before D1 (see Figure 35) and can sink up to 50 mA of current.

When the clamp is active, it sets the $\overline{\mathrm{OV}}$ clamp flag bit in the register that can be read back (see Table 14), which is a sticky bit that must be read to be cleared. The status of the clamp can also be checked in the status bits using an overvoltage clamp flag (see Table 15). The clamp circuit does not dissipate static power in the off state. Note that the clamp cannot sustain the overvoltage condition for an indefinite time.
The external RC filter is usually present at the ADC input to band limit the input signal. During an overvoltage event, excessive voltage is dropped across $\mathrm{R}_{\mathrm{EXT}}$ and $\mathrm{R}_{\mathrm{EXT}}$ becomes part of a protection circuit. The $\mathrm{R}_{\mathrm{EXT}}$ value can vary from $200 \Omega$ to $20 \mathrm{k} \Omega$ for 15 V protection. The $\mathrm{C}_{\mathrm{ExT}}$ value can be as low as 100 pF for correct operation of the clamp. See Table 1 for input overvoltage clamp specifications.


Figure 35. Equivalent Analog Input Circuit

## Differential Input Considerations

The analog input structure allows the sampling of the true differential signal between $\mathrm{IN}+$ and IN -. By using these differential inputs, signals common to both inputs are rejected. Figure 36 shows the common-mode rejection capability of the AD4003 over frequency. It is important to note that the differential input signals must be truly antiphase in nature, $180^{\circ}$ out of phase, which is required to keep the common-mode voltage of the input signal within the specified range around $\mathrm{V}_{\mathrm{REF}} / 2$ shown in Table 1.


Figure 36. Common-Mode Rejection Ratio vs. Frequency, VIO =3.3 V, $V_{\text {REF }}=5 \mathrm{~V}, 25^{\circ} \mathrm{C}$

## Switched Capacitor Input

During the acquisition phase, the impedance of the analog inputs (IN+ or IN-) can be modeled as a parallel combination of Capacitor Cpin and the network formed by the series connection of $R_{\mathbb{N}}$ and $C_{\mathbb{I N}}$. $C_{\text {PIN }}$ is primarily the pin capacitance. $R_{\mathbb{N}}$ is typically $400 \Omega$ and is a lumped component composed of serial resistors and the on resistance of the switches. $\mathrm{C}_{\text {IN }}$ is typically 40 pF and is mainly the ADC sampling capacitor.
During the conversion phase, where the switches are open, the input impedance is limited to $\mathrm{C}_{\text {PIN }}$. $\mathrm{R}_{\mathrm{IN}}$ and $\mathrm{C}_{\mathrm{IN}}$ make a singlepole, low-pass filter that reduces undesirable aliasing effects and limits noise.

## RC Filter Values

The value of the RC filter and driving amplifier can be selected depending on the input signal bandwidth of interest at the full 2 MSPS throughput. Lower input signal bandwidth means that the RC cutoff can be lower, thereby reducing noise into the converter. For optimum performance at various throughputs, use the recommended RC values ( $200 \Omega, 180 \mathrm{pF}$ ) and the ADA4807-1.
The RC values in Table 10 are chosen for ease of drive considerations and also greater ADC input protection. The combination of a large $R$ value ( $200 \Omega$ ) and small $C$ value result in a reduced dynamic load for the amplifier to drive. The smaller value of $C$ means less stability/ phase margin concerns with the amplifier. The large value of R limits the current into the ADC input when the amplifier output exceeds the ADC input range.

Table 10. RC Filter and Amplifier Selection for Various Input Bandwidths

| Input Signal <br> Bandwidth <br> $\mathbf{( k H z )}$ | $\mathbf{R ( \Omega )}$ | $\mathbf{C}(\mathbf{p F})$ | Recommended <br> Amplifier | Recommended <br> Fully Differential <br> Amplifier |
| :--- | :--- | :--- | :--- | :--- |
| $<10$ |  |  | See the High-Z <br> Mode section | ADA4940-1 |
| $<200$ | 200 | 180 | ADA4807-1 | ADA4940-1 |
| $>200$ | 200 | 120 | ADA4897-1 | ADA4932-1 |
| Multiplexed | 200 | 120 | ADA4897-1 | ADA4932-1 |

## DRIVER AMPLIFIER CHOICE

Although the AD4003 is easy to drive, the driver amplifier must meet the following requirements:

- The noise generated by the driver amplifier must be kept low enough to preserve the SNR and transition noise performance of the AD4003. The noise from the driver is filtered by the single-pole, low-pass filter of the AD4003 analog input circuit made by $\mathrm{R}_{\mathrm{IN}}$ and $\mathrm{C}_{\mathrm{IN}}$, or by the external filter, if one is used. Because the typical noise of the AD4003 is $31.5 \mu \mathrm{Vrms}$, the SNR degradation due to the amplifier is

$$
S N R_{L O S S}=20 \log \left(\frac{31.5}{\sqrt{31.5^{2}+\frac{\pi}{2} f_{-3 d B}\left(N e_{N}\right)^{2}}}\right)
$$

where:
$f_{-3 d B}$ is the input bandwidth, in megahertz, of the AD4003 ( 10 MHz ) or the cutoff frequency of the input filter, if one is used.
$N$ is the noise gain of the amplifier (for example, 1 in buffer configuration).
$e_{N}$ is the equivalent input noise voltage of the op amp in $\mathrm{nV} / \sqrt{\mathrm{Hz}}$.

- For ac applications, the driver must have a THD performance commensurate with the AD4003.
- For multichannel multiplexed applications, the driver amplifier and the AD4003 analog input circuit must settle for a full-scale step onto the capacitor array at an 18-bit level ( $0.000384 \%, 3.84 \mathrm{ppm})$. In the data sheet of the amplifier, settling at $0.1 \%$ to $0.01 \%$ is more commonly specified. This may differ significantly from the settling time at an 18 -bit level and must be verified prior to driver selection.


## Single to Differential Driver

For applications using a single-ended analog signal, either bipolar or unipolar, the ADA4940-1 single-ended to differential driver allows a differential input to the device. The schematic is shown in Figure 34.

## High Frequency Input Signals

The AD4003 ac performance over a wide input frequency range is shown in Figure 37. Unlike other traditional SAR ADCs, the AD4003 ac performance holds up to the Nyquist frequency.


Figure 37. SNR, SINAD, and ENOB vs. Input Frequency


Figure 38. THD and SFDR vs. Input Frequency

## EASE OF DRIVE FEATURES

## Input Span Compression

In single-supply applications, it is desirable to use the full range of the ADC; however, the amplifier can have some headroom and footroom requirements, which can be a problem, even if it is a rail-to-rail input and output amplifier. The use of span compression increases the headroom and footroom available to the amplifier by reducing the input range by $10 \%$ from the top and bottom of the range while still accessing all available ADC codes (see Figure 39). The SNR decreases by approximately $1.9 \mathrm{~dB}(20 \times$ $\log (8 / 10))$ for the reduced input range when span compression is enabled. Span compression is disabled by default, but can be enabled by writing to the relevant register bit (see the Digital Interface section).


Figure 39. Span Compression

## High-Z Mode

The AD4003 incorporates high-Z mode, which reduces the nonlinear charge kickback when the capacitor DAC switches back to the input at the start of acquisition. Figure 40 shows the input current of the AD4003 with high-Z mode enabled and disabled. The low input current makes the ADC easier to drive than the traditional SAR ADCs available in the market, even with high-Z mode disabled. The input current reduces further to sub microampere range when high- Z mode is enabled. The high- Z mode is disabled by default, but can be enabled by writing to the register (see Table 14). Disable high-Z mode for input frequencies above 100 kHz or multiplexing.


Figure 40. Input Current vs. Input Differential Voltage, $V I O=3.3 \mathrm{~V}, V_{\text {REF }}=5 \mathrm{~V}$
System designers looking to achieve the optimum data sheet performance from high resolution precision SAR ADCs are often forced to use a dedicated high power, high speed amplifier to drive the traditional switched capacitor SAR ADC inputs for their precision applications, which is one of the common pain points encountered in designing a precision data acquisition signal chain. The benefits of high-Z mode are low input current for slow ( $<10 \mathrm{kHz}$ ) or dc type signals and improved distortion (THD) performance over a frequency up to 100 kHz . High-Z mode allows a choice of lower power and bandwidth precision amplifiers with a lower RC filter cutoff to drive the ADC, removing the need for dedicated high speed ADC drivers, which saves system power, size, and cost in precision, low bandwidth applications. High-Z mode allows the amplifier and RC filter in front of the ADC to be chosen based on the signal bandwidth of interest and not based on the settling requirements of the switched capacitor SAR ADC inputs.

Additionally, the AD4003 can be driven with a much higher source impedance than traditional SARs, which means the resistor in the RC filter can have a value 10 times larger than previous SAR designs and, with high- Z mode enabled, can tolerate even larger impedance. Figure 40 shows the THD performance for various source impedances with high-Z mode disabled and enabled. Figure 42 and Figure 43 show the AD4003 SNR and THD performance using the ADA4077-1 ( Iquescent $=400 \mu \mathrm{~A} /$ amplifier $)$ and ADA4610-1 ( IqUiESCENT $=1.5 \mathrm{~mA} /$ amplifier $)$ precision amplifiers
when driving the AD4003 at the full throughput of 2 MSPS for high- Z mode enabled and disabled with various RC filter values. These amplifiers achieve 96 dB to 99 dB typical SNR and better than -110 dB THD with high- Z enabled. THD is approximately 10 dB better with high- Z mode enabled, even for large R values. SNR holds up close to 99 dB , even with a very low RC bandwidth cutoff.


Figure 41. THD vs. Input Frequency for Various Source Impedance, $V_{\text {REF }}=5 \mathrm{~V}$
When high-Z mode is enabled, the ADC consumes approximately $2 \mathrm{~mW} /$ MSPS extra power; however, this is still significantly lower than using dedicated ADC drivers like the ADA4807-1. For any system, the front end usually limits the overall ac/dc performance of the signal chain. It is evident from the data sheet of the selected precision amplifiers shown in Figure 42 and Figure 43 that their own noise and distortion performance dominates the SNR and THD specification at a certain input frequency.


Figure 42. SNR vs. RC Filter Bandwidth for Various Precision ADC Drivers, $V_{\text {REF }}=5 \mathrm{~V}, f_{I N}=1 \mathrm{kHz}$ (Turbo Mode On, High-Z Enabled/Disabled)


Figure 43. THD vs. RC Filter Bandwidth for Various Precision ADC Drivers, $V_{\text {REF }}=5 \mathrm{~V}, f_{I N}=1 \mathrm{kHz}$ (Turbo Mode On, High-Z Enabled/Disabled)

## Long Acquisition Phase

The AD4003 also features a very fast conversion time of 290 ns , which results in a long acquisition phase. The acquisition is further extended by a key feature of the AD4003; the ADC returns back to the acquisition phase typically 100 ns before the end of the conversion. This feature provides an even longer time for the ADC to acquire the new input voltage. A longer acquisition phase reduces the settling requirement on the driving amplifier, and a lower power/bandwidth amplifier can be chosen. The longer acquisition phase means that a lower RC filter cutoff can be used, which means a noisier amplifier can also be tolerated. A larger value of R can be used in the RC filter with a corresponding smaller value of C , reducing amplifier stability concerns without impacting distortion performance significantly. A larger value of R also results in reduced dynamic power dissipation in the amplifier.
See Table 10 for details on setting the RC filter bandwidth and choosing a suitable amplifier.

## VOLTAGE REFERENCE INPUT

A $10 \mu \mathrm{~F}$ (X7R, 0805 size) ceramic chip capacitor is appropriate for the optimum performance of the reference input.

For higher performance and lower drift, use a reference such as the ADR4550. Use a low power reference such as the ADR3450 at the expense of a slight decrease in the noise performance. It is recommended to use a reference buffer, such as the ADA4807-1, between the reference and the ADC reference input. It is important to consider the optimum size of capacitance necessary to keep the reference buffer stable as well as to meet the minimum ADC requirement stated previously in this section.

## POWER SUPPLY

The AD4003 uses two power supply pins: a core supply (VDD) and a digital input/output interface supply (VIO). VIO allows direct interface with any logic between 1.8 V and 5.5 V . To reduce the number of supplies needed, VIO and VDD can be tied together for 1.8 V operation. The ADP7118 low noise, CMOS, low
dropout (LDO) linear regulator is recommended to power the VDD and VIO pins. The AD4003 is independent of power supply sequencing between VIO and VDD. Additionally, the AD4003 is insensitive to power supply variations over a wide frequency range, as shown in Figure 44.


Figure 44. PSRR vs. Frequency, VIO $=3.3 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V}$
The AD4003 powers down automatically at the end of each conversion phase; therefore, the power scales linearly with the sampling rate. This feature makes the device ideal for low sampling rates (even of a few hertz) and battery-powered applications. Figure 45 shows the AD4003 total power dissipation and individual power dissipation for each rail.


Figure 45. Power Dissipation vs. Throughput, VIO $=1.8 \mathrm{~V}, V_{\text {REF }}=5 \mathrm{~V}$

## DIGITAL INTERFACE

Although the AD4003 has a reduced number of pins, it offers flexibility in its serial interface modes. The AD4003 can also be programmed via 16 -bit SPI writes to the configuration registers.
When in $\overline{\mathrm{CS}}$ mode, the AD4003 is compatible with SPI, QSPI ${ }^{\mathrm{m}}$, digital hosts, and DSPs. In this mode, the AD4003 can use either a 3-wire or 4-wire interface. A 3-wire interface using the CNV, SCK, and SDO signals minimizes wiring connections, which is useful, for instance, in isolated applications. A 4-wire interface using the SDI, CNV, SCK, and SDO signals allows CNV, which initiates the conversions, to be independent of the readback
timing (SDI). This interface is useful in low jitter sampling or simultaneous sampling applications.
The AD4003 provides a daisy-chain feature using the SDI input for cascading multiple ADCs on a single data line similar to a shift register.
The mode in which the device operates depends on the SDI level when the CNV rising edge occurs. $\overline{\mathrm{CS}}$ mode is selected if SDI is high, and daisy-chain mode is selected if SDI is low. The SDI hold time is such that when SDI and CNV are connected together, daisy-chain mode is always selected.
In either 3-wire or 4-wire mode, the AD4003 offers the option of forcing a start bit in front of the data bits. This start bit can be used as a busy signal indicator to interrupt the digital host and trigger the data reading. Otherwise, without a busy indicator, the user must time out the maximum conversion time prior to readback.
The busy indicator feature is enabled in $\overline{\mathrm{CS}}$ mode if CNV or SDI is low when the ADC conversion ends.
The state of the SDO on power-up is either low or high-Z depending on the states of CNV and SDI, as shown in in
Table 11.
Table 11. State of SDO on Power-Up

| CNV | SDI | SDO |
| :--- | :--- | :--- |
| 0 | 0 | Low |
| 0 | 1 | High-Z |
| 1 | 0 | Low |
| 1 | 1 | High-Z |

The AD4003 has turbo mode capability in both 3-wire and 4-wire mode. Turbo mode is enabled by writing to the configuration register and replaces the busy indicator feature when enabled. Turbo mode allows a slower SPI clock rate, making interfacing simpler. A throughput rate of 2 MSPS can be achieved only with turbo mode enabled and a minimum SCK rate of 75 MHz .

Status bits can also be clocked out at the end of the conversion data if the status bits are enabled in the configuration register. There are six status bits in total as described in Table 12.

The AD4003 is configured by 16 -bit SPI writes to the desired configuration register. The 16 -bit word can be written via the SDI line while CNV is held low. The 16 -bit word consists of an 8 -bit header and 8 -bit register data. For isolated systems, the ADuM141D is recommended, which has a maximum clock rate of 75 MHz and allows the AD4003 to run at 2 MSPS.

## REGISTER READ/WRITE FUNCTIONALITY

The AD4003 register bits are programmable and their default statuses are shown in Table 12. The register map is shown in

Table 14. The overvoltage clamp flag is a read only sticky bit, and it is cleared only if the register is read and the overvoltage condition is no longer present. It gives an indication of overvoltage condition when it is set to 0 .

Table 12. Register Bits

| Register Bits | Default Status |
| :--- | :--- |
| Overvoltage $\overline{(\overline{O V})}$ Clamp Flag | 1 bit (default 1: inactive) |
| Span Compression | 1 bit (default 0: disabled) |
| High-Z Mode | 1 bit (default 0: disabled) |
| Turbo Mode | 1 bit (default 0: disabled) |
| Enable Six Status Bits | 1 bit (default 0: disabled) |

All access to the register map must start with a write to the 8 -bit command register in the SPI interface block. The AD4003 ignores all 1 s until the first 0 is clocked in; the value loaded into the command register is always a 0 followed by seven command bits. This command determines whether that operation is a write or a read. The AD4003 command register is shown in Table 13.

Table 13. Command Register

| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\bar{W} \bar{W} N$ | $R / \bar{W}$ | 0 | 1 | 0 | 1 | 0 | 0 |

All register read/writes must occur while CNV is low. Data on SDI is clocked in on the rising edge of SCK. Data on SDO is clocked out on the falling edge of SCK. At the end of the data transfer, SDO is put in a high impedance state on the rising edge of CNV if daisy-chain mode is not enabled. If daisy-chain mode is enabled, SDO goes low on the rising edge of CNV. Register reads are not allowed in daisy-chain mode.
Register write requires three signal lines: SCK, CNV, and SDI. During register write, to read the current conversion results on SDO, the CNV pin must be brought low after the conversion is completed; otherwise, the conversion results may be incorrect on SDO, however, the register write occurs regardless.
The LSB of each configuration register is reserved because a user reading 16 -bit conversion data may be limited to a 16 -bit SPI frame. The state of SDI on the last bit in the SDI frame may be the state that then persists as CNV rises. Because the state of SDI when CNV rises is part of how the user sets the interface mode, the user in this scenario may need to set the final SDI state on that basis.

The timing diagrams in Figure 46 through Figure 48 show how data is read and written when the AD4003 is configured in register read, write, and daisy-chain mode.

Table 14. Register Map

| ADDR[1:0] | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0x0 | Reserved | Reserved | Reserved | Enable six <br> status bits | Span <br> compression | High-Z <br> mode | Turbo <br> mode | Overvoltage ( $\overline{\text { OV }}$ clamp <br> flag (read only sticky bit) | 0xE1 |



Figure 46. Register Read Timing Diagram

${ }^{1}$ THE USER MUST WAIT $\mathrm{t}_{\text {CONV }}$ TIME WHEN READING BACK THE CONVERSION RESULT AND DOING A REGISTER WRITE AT THE SAME TIME.
Figure 47. Register Write Timing Diagram


Figure 48. Register Write Timing Diagram, Daisy-Chain Mode

## AD4003

## STATUS WORD

The 6-bit status word can be appended to the end of a conversion result, and the default conditions of these bits are defined in Table 15. The status bits must be enabled in the register setting. When the overvoltage clamp flag is a 0 , it indicates an overvoltage condition. The overvoltage clamp flag status bit updates on a per conversion basis.

The SDO line goes to high-Z after the sixth status bit is clocked out (except in daisy-chain mode). The user is not required to clock out all status bits to start the next conversion. The serial interface timing for $\overline{\mathrm{CS}}$ mode, 3-wire without busy indicator, including status bits, is shown in Figure 49.

Table 15. Status Bits (Default Conditions)

| Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit $\mathbf{1}$ | Bit 0 |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Overvoltage $\overline{(\overline{\mathrm{OV}}) \text { clamp flag }}$ | Span compression | High-Z mode | Turbo mode | Reserved | Reserved |



Figure 49. $\overline{C S}$ Mode, 3-Wire Without Busy Indicator Serial Interface Timing Diagram Including Status Bits (SDI High)

## $\overline{\text { CS }}$ MODE, 3-WIRE TURBO MODE

This mode is typically used when a single AD4003 is connected to an SPI-compatible digital host. It provides additional time during the end of the ADC conversion process to clock out the previous conversion result, providing a lower SCK rate. The AD4003 can achieve a throughput rate of 2 MSPS only when turbo mode is enabled and using a minimum SCK rate of 75 MHz . The timing diagram is shown in Figure 50.

This mode replaces the 3-wire with busy indicator mode by programming the turbo mode bit, Bit 1 (see Table 14).
When SDI is forced high, a rising edge on CNV initiates a conversion. The previous conversion data is available to read
after the CNV rising edge. The user must wait $t_{\text {Quieri }}$ time after CNV is brought high before bringing CNV low to clock out the previous conversion result. The user must also wait touiet2 time after the last falling edge of SCK to when CNV is brought high.
When the conversion is complete, the AD4003 enters the acquisition phase and powers down. When CNV goes low, the MSB is output to SDO. The remaining data bits are clocked by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can be used to capture the data, a digital host using the SCK falling edge allows a faster reading rate, provided it has an acceptable hold time. After the $18^{\text {th }}$ SCK falling edge or when CNV goes high (whichever occurs first), SDO returns to high impedance.


Figure 50. $\overline{C S}$ Mode, 3-Wire Turbo Mode Serial Interface Timing Diagram (SDI High)

## CS MODE, 3-WIRE WITHOUT BUSY INDICATOR

This mode is typically used when a single AD4003 is connected to an SPI-compatible digital host. The connection diagram is shown in Figure 51, and the corresponding timing diagram is shown in Figure 52.

With SDI tied to VIO, a rising edge on CNV initiates a conversion, selects the $\overline{\mathrm{CS}}$ mode, and forces SDO to high impedance. After a conversion is initiated, it continues until completion irrespective of the state of CNV. This feature can be useful, for instance, to bring CNV low to select other SPI devices, such as analog multiplexers; however, CNV must be returned high before the minimum conversion time elapses and then held high for the maximum possible conversion time to avoid the generation of the busy signal indicator.

When the conversion is complete, the AD4003 enters the acquisition phase and powers down. When CNV goes low, the MSB is output onto SDO. The remaining data bits are clocked by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can be used to capture the data, a digital host using the SCK falling edge allows a faster reading rate, provided it has an acceptable hold time. After the $18^{\text {th }}$ SCK falling edge or when CNV goes high (whichever occurs first), SDO returns to high impedance.

There must not be any digital activity on SCK during the conversion.


Figure 51. $\overline{C S}$ Mode, 3-Wire Without Busy Indicator Connection Diagram (SDI High)


Figure 52. $\overline{C S}$ Mode, 3-Wire Without Busy Indicator Serial Interface Timing Diagram (SDI High)

## $\overline{\text { CS }}$ MODE, 3-WIRE WITH BUSY INDICATOR

This mode is typically used when a single AD4003 is connected to an SPI-compatible digital host with an interrupt input ( $\overline{\mathrm{IRQ}})$.
The connection diagram is shown in Figure 53, and the corresponding timing diagram is shown in Figure 54.

With SDI tied to VIO, a rising edge on CNV initiates a conversion, selects the $\overline{\mathrm{CS}}$ mode, and forces SDO to high impedance. SDO is maintained in high impedance until the completion of the conversion irrespective of the state of CNV. Prior to the minimum conversion time, CNV can select other SPI devices, such as analog multiplexers; however, CNV must be returned low before the minimum conversion time elapses and then held low for the maximum possible conversion time to guarantee the generation of the busy signal indicator.
When the conversion is complete, SDO goes from high impedance to low impedance. With a pull-up resistor on the

SDO line, this transition can be used as an interrupt signal to initiate the data reading controlled by the digital host. The AD4003 then enters the acquisition phase and powers down. The data bits are then clocked out, MSB first, by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can be used to capture the data, a digital host using the SCK falling edge allows a faster reading rate, provided it has an acceptable hold time. After the optional $19^{\text {th }}$ SCK falling edge
or when CNV goes high (whichever occurs first), SDO returns to high impedance.

If multiple AD4003 devices are selected at the same time, the SDO output pin handles this contention without damage or induced latch-up. Meanwhile, it is recommended to keep this contention as short as possible to limit extra power dissipation.
There must not be any digital activity on the SCK during the conversion.


Figure 53. $\overline{C S}$ Mode, 3-Wire with Busy Indicator Connection Diagram (SDI High)


Figure 54. $\overline{C S}$ Mode, 3-Wire with Busy Indicator Serial Interface Timing Diagram (SDI High)

## $\overline{\text { CS }}$ MODE, 4-WIRE TURBO MODE

This mode is typically used when a single AD4003 is connected to an SPI-compatible digital host. It provides additional time during the end of the ADC conversion process to clock out the previous conversion result, giving a lower SCK rate. The AD4003 can achieve a throughput rate of 2 MSPS only when turbo mode is enabled and using a minimum SCK rate of 75 MHz . The timing diagram is shown in Figure 55.

This mode replaces the 4 -wire with busy indicator mode by programming the turbo mode bit, Bit 1 (see Table 14).
The previous conversion data is available to read after the CNV rising edge. The user must wait $t_{\text {Quietı }}$ time after CNV is brought
high before bringing SDI low to clock out the previous conversion result. The user must also wait tquiet2 time after the last falling edge of SCK to when CNV is brought high.
When the conversion is complete, the AD4003 enters the acquisition phase and powers down. The ADC result can be read by bringing its SDI input low, which consequently outputs the MSB onto SDO. The remaining data bits are then clocked by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can be used to capture the data, a digital host using the SCK falling edge allows a faster reading rate, provided it has an acceptable hold time. After the $18^{\text {th }}$ SCK falling edge or when SDI goes high (whichever occurs first), SDO returns to high impedance.


Figure 55. $\overline{C S}$ Mode, 4-Wire Turbo Mode Timing Diagram

## $\overline{\text { CS }}$ MODE, 4-WIRE WITHOUT BUSY INDICATOR

This mode is typically used when multiple AD4003 devices are connected to an SPI-compatible digital host.
A connection diagram example using two AD4003 devices is shown in Figure 56, and the corresponding timing is shown in Figure 57.
With SDI high, a rising edge on CNV initiates a conversion, selects $\overline{\mathrm{CS}}$ mode, and forces SDO to high impedance. In this mode, CNV must be held high during the conversion phase and the subsequent data readback. If SDI and CNV are low, SDO is driven low. Prior to the minimum conversion time, SDI can select other SPI devices, such as analog multiplexers; however, SDI must be returned high before the minimum conversion time elapses and then held high for the maximum possible conversion time to avoid the generation of the busy signal indicator.

When the conversion is complete, the AD4003 enters the acquisition phase and powers down. Each ADC result can be read by bringing its SDI input low, which consequently outputs the MSB onto SDO. The remaining data bits are then clocked by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can be used to capture the data, a digital host using the SCK falling edge allows a faster reading rate, provided it has an acceptable hold time. After the $18^{\text {th }}$ SCK falling edge or when SDI goes high (whichever occurs first), SDO returns to high impedance and another AD4003 can be read.


Figure 56. $\overline{C S}$ Mode, 4-Wire Without Busy Indicator Connection Diagram


Figure 57. $\overline{C S}$ Mode, 4-Wire Without Busy Indicator Serial Interface Timing Diagram

## $\overline{\text { CS }}$ MODE, 4-WIRE WITH BUSY INDICATOR

This mode is typically used when a single AD4003 is connected to an SPI-compatible digital host with an interrupt input, and when it is desired to keep CNV, which samples the analog input, independent of the signal used to select the data reading. This independence is particularly important in applications where low jitter on CNV is desired.

The connection diagram is shown in Figure 58, and the corresponding timing is shown in Figure 59.
With SDI high, a rising edge on CNV initiates a conversion, selects the $\overline{\mathrm{CS}}$ mode, and forces SDO to high impedance. In this mode, CNV must be held high during the conversion phase and the subsequent data readback. If SDI and CNV are low, SDO is driven low. Prior to the minimum conversion time, SDI can select other SPI devices, such as analog multiplexers; however,

SDI must be returned low before the minimum conversion time elapses and then held low for the maximum possible conversion time to guarantee the generation of the busy signal indicator.
When the conversion is complete, SDO goes from high impedance to low impedance. With a pull-up resistor on the SDO line, this transition can be used as an interrupt signal to initiate the data readback controlled by the digital host. The AD4003 then enters the acquisition phase and powers down. The data bits are then clocked out, MSB first, by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can be used to capture the data, a digital host using the SCK falling edge allows a faster reading rate, provided it has an acceptable hold time. After the optional $19^{\text {th }}$ SCK falling edge or when SDI goes high (whichever occurs first), SDO returns to high impedance.


Figure 58. $\overline{C S}$ Mode, 4-Wire with Busy Indicator Connection Diagram


Figure 59. $\overline{C S}$ Mode, 4-Wire with Busy Indicator Serial Interface Timing Diagram

## DAISY-CHAIN MODE

Use this mode to daisy-chain multiple AD4003 devices on a 3-wire or 4 -wire serial interface. This feature is useful for reducing component count and wiring connections, for example, in isolated multiconverter applications or for systems with a limited interfacing capacity. Data readback is analogous to clocking a shift register.

A connection diagram example using two AD4003 devices is shown in Figure 60, and the corresponding timing is shown in Figure 61.
When SDI and CNV are low, SDO is driven low. With SCK low, a rising edge on CNV initiates a conversion, selects daisy-chain mode, and disables the busy indicator. In this mode, CNV is held high during the conversion phase and the subsequent data readback. When the conversion is complete, the MSB is output onto SDO and the AD4003 enters the acquisition phase and powers down. The remaining data bits stored in the internal shift register are clocked out of SDO by subsequent SCK falling edges. For each ADC, SDI feeds the input of the internal shift register and is clocked by the SCK rising edges. Each ADC in
the daisy-chain outputs its data MSB first, and $18 \times \mathrm{N}$ clocks are required to read back the N ADCs. The data is valid on both SCK edges. The maximum conversion rate is reduced due to the total readback time.

It is possible to write to each ADC register in daisy-chain mode. The timing diagram is shown in Figure 48. This mode requires 4 -wire operation because data is clocked in on the SDI line with CNV held low. The same command byte and register data can be shifted through the entire chain to program all ADCs in the chain with the same register contents, which requires $8 \times(\mathrm{N}+1)$ clocks for N ADCs. It is possible to write different register contents to each ADC in the chain by writing to the furthest ADC in the chain, first using $8 \times(\mathrm{N}+1)$ clocks, and then the second furthest ADC with $8 \times \mathrm{N}$ clocks, and so forth until reaching the nearest ADC in the chain, which requires 16 clocks for the command and register data. It is not possible to read register contents in daisy-chain mode; however the 6 status bits can be enabled if the user wants to know the ADC configuration. Note that enabling the status bits requires 6 extra clocks to clock out the ADC result and the status bits per ADC in the chain. Turbo mode cannot be used in daisy-chain mode.


Figure 60. Daisy-Chain Mode Connection Diagram


Figure 61. Daisy-Chain Mode Serial Interface Timing Diagram

## LAYOUT GUIDELINES

The PCB that houses the AD4003 must be designed so that the analog and digital sections are separated and confined to certain areas of the board. The pinout of the AD4003, with its analog signals on the left side and its digital signals on the right side, eases this task.

Avoid running digital lines under the device because they couple noise onto the die, unless a ground plane under the AD4003 is used as a shield. Fast switching signals, such as CNV or clocks, must not run near analog signal paths. Avoid crossover of digital and analog signals.
At least one ground plane must be used. It can be common or split between the digital and analog sections. In the latter case, join the planes underneath the AD4003 devices.
The AD4003 voltage reference input (REF) has a dynamic input impedance. Decouple the REF pin with minimal parasitic inductances by placing the reference decoupling ceramic capacitor close to (ideally right up against), the REF and GND pins and connect them with wide, low impedance traces.

Finally, decouple the VDD and VIO power supplies of the AD4003 with ceramic capacitors, typically 100 nF , placed close to the AD4003 and connected using short, wide traces to provide low impedance paths and to reduce the effect of glitches on the power supply lines.
An example of a layout following these rules is shown in Figure 62 and Figure 63.

## EVALUATING THE AD4003 PERFORMANCE

Other recommended layouts for the AD4003 are outlined in the documentation of the evaluation board for the AD4003 (EVAL-AD4003FMCZ). The evaluation board package includes a fully assembled and tested evaluation board, documentation, and software for controlling the board from a PC via the EVAL-SDP-CH1Z.


Figure 62. Example Layout of the AD4003 (Top Layer)


Figure 63. Example Layout of the AD4003 (Bottom Layer)

## OUTLINE DIMENSIONS



## ORDERING GUIDE

| Model $^{1}$ | Integral <br> Nonlinearity (INL) | Temperature <br> Range | Ordering <br> Quantity | Package Description | Package <br> Option | Branding |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| AD4003BRMZ | $\pm 1.0$ LSB | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Tube, 50 | 10 -Lead MSOP | RM-10 | $\mathrm{C8C}$ |
| AD4003BRMZ-RL7 | $\pm 1.0 \mathrm{LSB}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Reel, 1000 | 10-Lead MSOP | RM-10 | C8C |
| AD4003BCPZ-RL7 | $\pm 1.0 \mathrm{LSB}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Reel, 1500 | 10-Lead LFCSP | CP |  |
| EVAL-AD4003FMCZ |  |  | AD4003 Evaluation Board <br> Compatible with EVAL-SDP-CH1Z |  | C8C |  |

${ }^{1} Z=$ RoHS Compliant Part.


[^0]:    ${ }^{1}$ See Figure 2 for the timing voltage levels.
    ${ }^{2}$ The acquisition phase is the time available for the input sampling capacitors to acquire a new input with the ADC running at a throughput rate of 2 MSPS.
    ${ }^{3}$ For turbo mode, tcnve must match the touletı minimum.
    ${ }^{4}$ A throughput rate of 2 MSPS can only be achieved with turbo mode enabled and a minimum SCK rate of 75 MHz .
    ${ }^{5}$ A $50 \%$ duty cycle is assumed for SCK.
    ${ }^{6}$ See Figure 22 for SINAD vs. tQuiet?.

[^1]:    ${ }^{1} \mathrm{Al}$ is analog input, P is power, DI is digital input, and DO is digital output.
    ${ }^{2}$ N/A means not applicable.

[^2]:    ${ }^{1}$ This output code is also the code for an overranged analog input $\left(\mathrm{V}_{\mathbb{I N +}}-\mathrm{V}_{\mathbb{I N}-}\right.$ above $V_{\text {REF }}$ ).
    ${ }^{2}$ This output code is also the code for an underranged analog input $\left(\mathrm{V}_{\mathrm{IN}_{+}}-\mathrm{V}_{\mathbb{I N}-}\right.$ below - $\mathrm{V}_{\text {ref }}$ ).

